Part Number Hot Search : 
T493X337 AK8778 D4NK8 102MH TZ20B IPW60 120CA 25616
Product Description
Full Text Search
 

To Download TDA5360UK Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 INTEGRATED CIRCUITS
TDA5360 Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
Objective specification, Revision 2.2 1998 Jul 30
Philips Semiconductors
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
1 2 3 4 5 6 7 8 9 9.1 9.2 9.3 9.4 9.5 10 10.1 10.2 10.3 10.4 10.5 10.6 11 12 12.1 12.2 12.3 12.4 13 14 FEATURES APPLICATIONS QUICK REFERENCE DATA DESCRIPTION ORDERING INFORMATION BLOCK DIAGRAM PINOUT DIAGRAM PIN DESCRIPTIONS FUNCTIONAL DESCRIPTION ACTIVE READ MODE ACTIVE WRITE MODE ACTIVE STW MODE STANDBY MODE SLEEP MODE BIASING OFTHE MR ELEMENT MR HEAD RESISTANCE AND TEMPERATURE MEASUREMENT FAULT MODE SERIAL INTERFACE ADDRESSING SERIAL INTERFACE REGISTER BIT ALLOCATION SERIAL INTERFACE OPERATIONS REGISTERS DESCRIPTION SERIAL INTERFACE TIMING ELECTRICAL PARAMETERS DC CHARACTERISTICS READ CHARACTERISTICS WRITE CHARATERISTICS SWITCHING CHARACTERISTICS LIMITING VALUES / RECOMMENDED OPERATION CONDITIONS ABSOLUTE MAXIMUM RATINGS
TDA5360
1998 July 30
2
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
1 FEATURES
TDA5360
* 12 channels design for Single-stripe (SAL and GMR) Read / Thin-film Write heads. * Design target 350 Mbps, for d=0 (16 / 17) rate code. * Differential Hybrid sense Reader architecture. * MR element biased by direct programmable constant Power or constant Current. * Voltage driven Writer architecture. * MR read / inductive write heads biased at ground level. * Short rise and fall time with near rail to rail voltage swing. * Dual power supplies : +5.0 V and -5.0 V. * On-chip AC couplings eliminate MR head DC and DC offset voltage. * Programmable 3-wire Serial Port Interface for programming (3.3 V and 5 V TTL / CMOS compatible). * Extensive programmability of Write current wave overshoot. * Programmable voltage / current mode write data input. * Programmable voltage / current mode read data output. * Programmable Read gain. * Programmable Reader input impedance. * Thermal asperity detection with programmable threshold. * Thermal asperity compression with extensive programmability. * High spurious-noise rejections. * Internal Dummy Head available for MR heads protection during switchings. * FAST mode available for short Write to Read mode transient. * Sleep, Standby, Active, Servo Track Write, and Test modes available. * Support servo writing. * Write / Read Fault detection with fault code read back register and Fault masking capability. * Low power-supplies fault protections. * Short Write to Read Recovery, including DC settling. * On-chip digitizing of Temperature and MR element Resistance value. * Vendor ID and chip revision register. * Illegal Multiple Device Selected detection. * 2 pads CS0 and CS1, hard wired, for separate activation for multiple pre-amplifiers operation. * Requires one external resistor. 2 APPLICATIONS
Hard Disk Drive (HDD).
1998 July 30
3
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
3 QUICK REFERENCE DATA SYMBOL VCC VEE NF IRNV Avd Noise Figure Input Referred Noise Voltage Differential gain Note 3, Section 14 Rmr=66; Imr=8mA; 10 MHzTDA5360
MAX. +5.5 -5.5 1.7
UNIT V V dB nV/ sqrtHz dB
fHR
-3dB frequency bandwidth
MHz MHz dB dB dB
CMR
Common Mode Rejection
PSR
Power Supply Rejection
20 40 60 0.84 4 3 10 10.2 6 .1 50.3 40
dB dB dB ns mA mA mA MHz
tr, tf IMR(PR) IWR(b-p) fsclk
Write Current Rise/Fall times Iwr=50 mA; f=20 MHz; (-0.8 * Iwr => +0.8 * Iwr) LH=75nH, RH=10 Programming MR bias current range Programming Write current range (base-to-peak) Serial interface clock rate SAL GMR (see note section 10) Rext = 10 k
1998 July 30
4
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
4 DESCRIPTION
TDA5360
The +/- 5.0 volt pre-amplifier for HDD described here has been designed for 12 terminals, comprised of a SAL or GMR magneto-resistive reader and an inductive thin film writer. In read mode, the device operates as a low noise differential preamplifier which senses resistance changes in the MR element that correspond to flux changes on the disk. In write mode, the circuit operates as a thin film head current switch, driving the inductive element of the head. The IC incorporates Read amplifiers with programmable gain and HF boosts, Write amplifiers, 3-wires Serial Interface, Digital-to-Analog Converters, Thermal Asperity Detector and Programmable Thermal Asperity Compressor, reference and control circuits which operate on a Dual Supply Voltage of +/-5V (+/-10%). The Read amplifier has programmable medium input impedance. The DC offset between the two terminals of the MR head is eliminated using on chip AC coupling. The bandwidth can be enhanced by using programmable high frequency gain-boost. Fast settling features are used to keep the transients short. As an option, the Read amplifier may be left biased during writing, so as to reduce the duration of these transients even further. The Write amplifier has a programmable current overshoot which may be added to the programmable steady state write current. Fault protection is provided for a variety of read or write unsafe conditions. For added data protection, internal pull up resistors are connected to RWN, CS0, CS1, STWN, WDP and WDN pins and pull down resistors are connected to SEN, SDATA, SCLK, DRN and BFAST pins, to prevent accidental writing due to open lines and to ensure the device will power up in a non-writing condition. On-chip Digital to Analog converters for MR bias current or power and Write current are programmed via a 3 wire Serial Interface. Head selection, Mode control, Testing and Servo Writing can also be programmed using the serial interface. In Sleep mode, the CMOS serial interface is operationnal. Fig 2 shows the block diagram of the IC. Invalid head select codes disable the writer, select the dummy head and trigger the FLT output. 5 ORDERING INFORMATION EXTENDED TYPE NUMBER TDA5360UH TDA5360UK Fig.1 Type Number PACKAGE bare die bumped die
1998 July 30
5
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
6 BLOCK DIAGRAM
TDA5360
TA CORRECTOR
HEADMUX
hybrid sense
TA handling Rin:2bits
On/Off
Av
d/dt
3bits
1.5 bit
+
BUFFER
Av
RDp
out
V/I
RMR
RDn
RFE
4 bits
Read Back End
RMR
hybrid sense
TA handling Rin:2bits
MR BIAS
CURRENT / POWER SETTING
5 bits
THERMAL ASPERITY DETECTOR
FAULT
DETECTION CODING
FLT
RFE
Rmr measure temperatue
SERIAL
INTERFACE
SDATA SCLK SEN
DIGITIZER
voltage driven
pre-driver boost:1bit
WRITE
CURRENT
5 bits
BANDGAP
Rext WDp WDn
WDI MUX
boost:2bits
WDI V/I
Interface
1 bit
voltage driven
1998 July 30
pre-driver boost 1 bit
6
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
7 PAD ARRANGEMENT
TDA5360
DRN WN7 WP11 WP10 WN11 WN10 RN11 RP11 RN10 RP10 WN9 WP8 WN8 WP9 RN9 RN8 RP9 RP8 VEE BFAST SDATA SCLK SEN RN7 FLT WDP WDN RWN SHIELDN RDN RDP SHIELDP REXT CS1 VCC VCC WP5 CS0 WN5 GND GND WP6 WN6 VCC VCC VCC RN6 RP6 WP7 RP7
RP5 RN5
RN4 RP4 STWN WP4 WN0 RN0 RN1 WN2 WP2 RP2 WP0 WP1 RN3 WN1 WN3 RP0 RP1 RN2 WP3 RP3 VEE WN4
Fig.2 TDA5360 pad arrangement pads up.
1998 July 30
7
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
8 PAD DESCRIPTION SYMBOL Pin Description
TDA5360
VCC GND VEE RDP,RDN RWN WDP,WDN FLT output logic input input output input REXT SEN SCLK SDATA BFAST DRN RP0...RP11 RN0...RN11 WP0...WP11 WN0...WN11 STWN CS0 CS1 logic input logic input logic input/output logic input logic input input input output output logic input logic input logic input
+5V supply Ground -5V supply Read Data, Differential read signal outputs Read/Write : read = HIGH, write = LOW Differential PECL or current mode write data input In Write mode, a fault is flagged when FLT is high. In Read Mode, a fault is flagged when FLT is low. a 5k external resistor must be connected between FLT and VCC. This pad is used as an input in MDS mode. a 10k external resistor must be connected between REXT and GND Serial Enable line. Active High Serial Clock line. 40 MHz max. Serial Data line. Bi-directional interface Controls reader passband or enables the Imr generator depending on the state of BFCTL bit from Reg.01 Selects the dummy head or performs a system reset depending on the state of RSTDMY bit from Reg.09 MR head connections, positive end MR head connections, negative end Write head connections, positive end Write head connections, negative end Set Low for Servo Track Write mode only Code for Chip ID Code for Chip ID
1998 July 30
8
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
9 FUNCTIONAL DESCRIPTION
TDA5360
9.1 Active READ mode Taking RWN high and programming bits MODE0 and MODE1 (see Reg.09) selects the read mode. The Head select inputs, in serial register, select the appropriate head. In read mode, the circuit provides either a constant power bias or a constant current bias that flows from the P to the N side of the MR section of the head. The value of the current/power is programmed in Reg. 02 and is referenced by the external resistor, REXT, which is connected between the REXT pin and GND. The reference voltage on REXT pin is stable over the entire operating temperature range and process. The current or power in the MR element is constant over temperature. The resistance of the MR element, R , changes in the presence of a magnetic field and causes a change in the MR MR head voltage. The circuit acts as a low-noise differential amplifier to sense this voltage change. The read amplifier outputs, RDP and RDN, are in phase with the MRP and MRN head ports. The read data at pins RDP, RDN can output either voltage or current, depending on how the RVORI bit in Reg.01 is set: LOW or HIGH respectively. The polarity convention for current mode is : "positive" => pin with least current flowing "negative" => pin with most current flowing Write current is not present in read mode under any circumstances; either transient or steady state. The read path includes the following programmable features : Gain programmation (Reg. 02 and Reg. 03) : - gain only, - a combination of gain plus differentiator (therefore HF-gain-boost), - differentiator only. The gain is programmable with step of 3dB between 44dB and 50dB. Input impedance : With bits RIN1, RIN0 (Reg.01), the input impedance of the readpath can be programmed from 15 to 30. Low Pole Frequency : Bits LFP (Reg.03) allow the programmation of the Low Pole Frequency from 1 to 4 MHz. Thermal Asperity Detection and Compression : Thermal Asperity Detector flags an error on FLT line when a thermal disturbance is detected and load the appropriate error code in Reg. 07. The threshold is programmable via Reg. 05. Thermal Asperity Compressor extracts the signal from the disturbance. Its thresholds levels and frequency response are also programmable with Reg.11.
1998 July 30
9
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
9.2 Active WRITE mode
TDA5360
Taking RWN low from an Active READ mode selects the Active WRITE mode. The head select inputs, in a serial register, select the appropriate head. In write mode the circuit acts as a current switch with write current toggled between the P and N directions of the thinfilm section of the selected head x. The signal polarity is noninverting from WDP, WDN to WPx, WNx. The write data at pins WDP, WDN could be driven by either a voltage or a current, according to the WVORI bit in Reg.01 (set LOW or HIGH respectively.) The polarity convention for current mode is : "positive" => input pin with minimum current flowing "negative" => input pin with maximum current flowing The writer terminal voltages are driven to GND during read mode to avoid accidental discharges to the disc. Note that the write mode CAN NOT be selected directly from a sleep or standby condition. The steady state value of the write current is programmed in Reg. 04 and is referenced by the external resistor, REXT, which is connected between the REXT pin and GND. The reference voltage on REXT pin is stable over the entire operating temperature range and process. Internal compensation networks are optimized and provided to control the write current shape and settling characteristics based on specified head loads. The value can be programmed in Reg. 04.
9.3
Active STW mode
In Active Read or Active Write mode, only one head in one preamp is selected. A special programmation of Reg. 09, using (STWN = LOW) AND (CS0 = CS1 = HIGH) allows the user to either : - select one head per preamp (if several preamps are adressed at the same time) - select one head in one preamp when in read mode but two heads in one preamp when going to write mode. In that case Head x and Head (x+6) will be selected, with x=0...5. Head x is selected via Reg. 00
9.4
STANDBY mode
The standby mode is selected by programming bits MODE0 and MODE1. (see Reg.09) The internal write current source, and MR bias current source are deactivated while RDP, RDN and FLT outputs are in a high-impedance state so that they can be OR'd in multiple preamplifiers applications. The device is specially designed for reduced dissipation in this mode. Response time from Standby to Active Read mode is much shorter than from Sleep mode to Active Read. The CMM of RDP and RDN is the same as in Sleep or Active mode. (see Note 2) Internal fault detectors are powered off.
1998 July 30
10
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
9.5 SLEEP mode
TDA5360
The sleep mode is selected by programming bits MODE0 and MODE1. (see Reg.09) In Sleep Mode, the IC is accessible via the Serial Interface. All circuits, other than those of the CMOS Serial Interface and the circuit which forces the data registers to their default values at power up and which fixes the DC level of RDpRDn (required when operating with more than one amplifier), are inactive. Typical static current consumption is less than one mA, depending on the state of the logic pins where internal pull-up or pull-down resistors are connected. Dynamic current consumption during operation of the Serial Interface in the Sleep mode and owing to external activity at the inputs to the Serial Interface is not included. In all Modes including the Sleep mode, data registers can be programmed. Sleep is the default Mode at power-up. Switching to other modes takes less than 0.1 ms. The CMM of RDP and RDN is the same as in Standby or Active mode. (see Note) Internal fault detectors are powered off. Note 1 : At power-up, as long as DRN pin is LOW, a reset of the Serial Interface registers occurs. Before any register programmation, the user should first force DRN pin to HIGH in order to exit the reset mode and enable a register programmation. See description of DRN function in (10.6).
Note 2 : As a goal, the CMM of RDP and RDN is identical in all operating modes. The term "high-impedance" here means at least 10 to 20 kOhm from RDP or RDN to an internal CMM voltage reference.
1998 July 30
11
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
10 BIASING OF THE MR ELEMENT
TDA5360
This preamplifier has been designed for SAL and GMR elements. Programming bit GMR in Reg. 01 select either a SAL range (LOW) or a GMR range (HIGH). By programming bit PORI in Reg. 01, the user can program either a constant current bias (LOW) or a constant power bias (HIGH) for the MR element. The value of the current/power is programmed on 5 bits via Reg. 02. If bit PORI in Reg. 01 is HIGH, a constant power bias is maintained accross the MR element. The power is defined as :
2, where Pw is constant over temperature and process. *I MR MR In power bias mode, two power ranges are possible :
Pw = R
For SAL heads For GMR heads
1.5mW to 9.25 mW 375uW to 2.3 mW
in steps of 0.25mW in steps of 0.0625mW
Note :
whatever Power programmation is used, the IMR current flowing into the MR element will be within the minmax range given below.
If bit PORI in Reg.01 is LOW, then the biasing scheme shall revert to constant current instead of constant power. IMR is then constant over temperature and process. In current bias mode, two current ranges are possible : For SAL heads : For GMR heads : Note : 4 to 10.2 mA in steps of 0.2 mA 3 to 6.1 mA in steps of 0.1 mA
In GMR mode, IMR current is guaranted up to 5.1mA 6.1mA can be reached under certain supplies/Rmr conditions.
10.1
MR Head Resistance and Temperature Measurement
By programming RANGE0,RANGE1 bits in Reg. 08, the user can select either a Rmr measurement or a Temperature measurement (junction temperature). Setting DIGON bit HIGH launch a digitazation The settling time of the digitization operation is less than TBD s. A 5 bit code is then available in Reg. 08, as long as DIGON stays HIGH, Setting DIGON bit LOW, reset the 5 bit code. In case of Rmr measurement, the user have access to two Rmr range by programming RANGE0 and RANGE1 bits. In case of Temperature too high condition (T > 140oC), during a Temperature measurement, a Fault is triggered on FLT line and a error code is available in Reg. 07.
1998 July 30
12
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
10.2 Fault Mode
TDA5360
Fault conditions are indicated on the FLT pin (HIGH during write mode and LOW during read mode). The fault condition is coded and stored in Reg. 07 for monitoring purposes. The fault code is cleared on power up, on system reset and on writing to Reg.09 The FLT output is an open collector to an external resistor of 5Kohms connected to +5V. Table 1: Fault Conditions Mode Both Read Fault condition No fault Write current present Fault code not used Thermal Asperity detected Read head open Write No write current Write Data frequency to low Write head open Write head shorted to GND Both Rext open or short Write to read head short Low Vcc or Low Vee Fault code not used Illegal head address Fault code not used Temperature too high 140 C FCOD3 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 FCOD2 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 FCOD1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 FCOD0 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1
1998 July 30
13
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
The following are valid READ fault conditions which set FLT=LOW * Rext pin open or shorted to GND or Vcc * Thermal Asperity detected * Read Head open * Power supplies too low (VCC and/or VEE) * Write current present in read mode * Illegal head address ( i.e. head 12, 13, 14 or 15) In this case, besides asserting the fault flag, the MR bias current is diverted to the dummy head.
TDA5360
The following are valid WRITE fault conditions which set FLT=HIGH. An action can eventually be taken : FAULT * No write current in write mode * Rext pin open or shorted to GND or Vcc * Open write head or shorted to GND * Write data frequency too low * Power supplies too low * lllegal head address (i.e. HD 12, 13, 14, 15) ACTION Disable write current Disable write current Do not disable write current Do not disable write current Disable write current Disable write current
If the write current is disabled, the writer is powered down. The only way to restart a write sequence is to switch R/W high and then to switch R/W low again. Trying to go in Write mode from a sleep or standby mode condition will disable the write current.
If two fault conditions occurs nearly at the same time, the first to occur will be loaded in Reg. 07.
1998 July 30
14
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
TDA5360
10.3
Serial Interface Address bit Allocation
Register 0 1 2 3 4 5 6 7 8 9 10 11
A7
A6
A5
A4
A3
A2
A1
A0
X X X X X X X X X X X X
0 0 0 0 0 0 0 0 1 1 1 1
0 0 0 0 1 1 1 1 0 0 0 0
0 0 1 1 0 0 1 1 0 0 1 1
0 1 0 1 0 1 0 1 0 1 0 1
CS1 CS1 CS1 CS1 CS1 CS1 CS1 CS1 CS1 CS1 CS1 CS1
CS0 CS0 CS0 CS0 CS0 CS0 CS0 CS0 CS0 CS0 CS0 CS0
RWN RWN RWN RWN RWN RWN RWN RWN RWN RWN RWN RWN
10.4
9
Serial Interface Register bit Allocation
Register 0 1 2 3 4 5 6 7 8 9 10 11
D7
D6
D5
D4
D3
D2
D1
D0
HS3 X DUMMY HFZ3 IW4 TRANGE VEND7 X M4 X X X
HS2 PORI PWR4 HFZ2 IW3 TAD VEND6 FLT2 M3 X X X
HS1 GMR PWR3 HFZ1 IW2 TAC VEND5 FLT1 M2 X X X
HS0 RIN1 PWR2 HFZ0 IW1 TAD4 VEND4 FLT0 M1 X X ENFST
SELT RIN0 PWR1 X IW0 TAD3 VEND3 FCOD3 M0 SIOLVL X TAU
SELF RVORI PWR0 X WCP2 TAD2 VEND2 FCOD2 RANGE1 RSTDMY X TACT2
LCS1 WVORI GAIN1 LFP1 WCP1 TAD1 VEND1 FCOD1 RANGE0 MODE1 X TACT1
LCS0 BFCTL GAIN0 LFP0 WCP0 TAD0 VEND0 FCOD0 DIGON MODE0 X TACT0
1998 July 30
15
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
10.5 Serial Interface Operations
TDA5360
The serial interface communication consists of an adress word of 8 bits followed by a data word of 8 bits. See section 11, page 24 and 25 for timing diagrams. 10.5.1 SERIAL ADDRESSING When SEN goes HIGH, bits are latched-in at rising edges of SCLK. The first eight bits a7-a0 starting with the LSB, are shifted serially into an address register. If SEN goes LOW before 16 bits have been found, then the operation is ignored. When STWn is HIGH; if a1 does not match CS0 or a2 does not match CS1, then the operation is ignored. When STWn is LOW; if a1 and a2 are not HIGH, then the operation is ignored. Bits a3 to a6 constitute the register address. Bit a7 is an unused one. If or if (a0, a1, a2, STWn) = (0, CS0, CS1, 1) (a0, a1, a2, STWn) = (0, 1, 1, 0) then a PROGRAMMING sequence starts (see Reg. 09 description for details about preamp addressing) If or if (a0, a1, a2, STWn) = (1, CS0, CS1, 1) (a0, a1, a2, STWn) = (1, 1, 1, 0) then READING data from the pre-amplifier can start. The data read back can be either 3.3V compatible or 5V compatible depending on SIOLV bit in Reg. 09. 10.5.2 PROGRAMMING DATA During a programming sequence, the last eight bits d0-d7, before SEN goes LOW, are shifted into an input register. When SEN goes LOW, the communication sequence is ended and the data in the input register are copied in parallel to the data register corresponding to the decoded address a6-a3. SEN should go LOW at least 5ns after the last rising edge of SCLK. 10.5.3 READING DATA Immediately after the IC detects a reading sequence, data from the data register (address a6-a3) are copied in parallel to the input register. The LSB d0 is placed on SDATA line followed by d1 at the next falling edge of SCLK, etc... If SEN goes LOW before 8 address bits (a7-a0) have been detected, the communication is ignored. If SEN goes LOW before the 8 data bits have been sent out of the IC, the reading sequence is immediately interrupted. SEN must stay LOW at least 75ns between two adressings. See Timing diagramms for Serial Adressing on section 11. 10.5.4 BROADCAST MODE When A1=A2=1 and STWN=LOW, all the preamps will be adressed whatever their CS1/CS0 setup is. This mode allows parallel programming of any register of the serial interface, and allows STW mode programming (See Reg. 09 description).
1998 July 30
16
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
10.6 Nb 0 Registers description Register Name Head Select Register Contents HS3..HS0 = 0,0,0,0 to 1,0,1,1 = H0 to H11
TDA5360
SELT : if HIGH, the multiple selection detector is enabled. Inactive in STW mode SELF : is set HIGH if illegal MDS is detected (read back only bit) ( Note 0 ) LCS1,LCS0 : copy of CS1,CS0 pins state (read back only bits) 1 Control Register PORI : Select a MR Bias mode. LOW = Current Bias HIGH = Power Bias GMR : select the range to be used in current or power LOW = SAL range HIGH = GMR range RIN1,0 = define the input impedance of the reader. (0,0) = 30 (0,1) = 23 (1,0) = 18 (1,1) = 15 RVORI = Reader output buffer mode. LOW = Voltage mode HIGH = Current mode WVORI = Writer data inputs mode. LOW = Voltage mode, HIGH = Current mode ( Note 1a) BFCTL = Control of BFAST pin functionality ( Note 1b) 2 Reader Bias Register DUMMY : Dummy head is selected in read mode if LOW PWR4...PWR0 = define Imr current/power. Range according to GMR bit setting Rmr current bias mode : SAL : Imr = 4mA+200uA*(pwr0 + 2 * pwr1 + 4 * pwr2 + 8 * pwr3 + 16 * pwr4) GMR : Imr = 3mA+100uA*(pwr0 + 2 * pwr1 + 4 * pwr2 + 8 * pwr3 + 16 * pwr4) Rmr power bias mode : SAL : Pwr = 1.5mW+250uW*(pwr0 + 2 * pwr1 + 4 * pwr2 + 8 * pwr3 + 16 * pwr4) GMR : Pwr = 375uW+62.5uW*(pwr0 + 2 * pwr1 + 4 * pwr2 + 8 * pwr3 + 16 * pwr4) GAIN1, GAIN0 = read amplifier gain. (0,0) = 44 dB (0,1) = 47 dB (1,0) = 50 dB (1,1) = Differentiator only
1998 July 30
17
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
3 Reader Bandwith Register
TDA5360
HFZ3, HFZ2, HFZ1, HFZ0 = high frequency gain boost/ differentiator control ( Note 3 ) LFP1, LFP0 = low frequency pole. (0,0) =1 MHz (0,1) =2 MHz (1,0) =3 MHz (1,1) =4 MHz
4
Writer Bias Register
IW4, IW3, IW2, IW1, IW0 = 5 bits to define Iwr current : Iwr = 10mA + 1.3mA*(IW0+2*IW1+4*IW2+8*IW3+16*IW4) WCP2...WCP1 = 3 bits for the write current overshoot (Note 4)
5
Thermal Asperity Detection
TRANGE = if HIGH, the TA detector range is shifted up 3.17mV TAD = if HIGH, the TA detection circuits are enabled TAC = if HIGH, the TA Compression circuits are enabled TAD4..TAD0 = 5 bits for TAD threshold programmation (referred to the input) Vth(mV) = 0.390 + 3.170*TRANGE + 0.177*(TAD0 + 2*TAD1 + 4*TAD2+ 8*TAD3 + 16*TAD4) (Note 5) VEND7...VEND0 = 8 bits for identification (read back only bits) 76543210 0 0 1 0 0 0 1 1 = rev1 0 1 0 0 0 0 1 1 = rev2
6
Vendor Register
7
Fault Management Register
FLT2...FLT0 = 3 bits to set the reporting of a fault condition : 000 = report all fault detected 001 = Disable low supply fault 010 = Disable temperature too high fault 011 = Disable write head open/short fault 100 = Disable write data frequency too low fault 101 = disable MR power too high fault 110 = Disable TA Detected fault 111 = Disable all faults FCOD3...FCOD0 = 4 bits for encoding the fault conditions (read back only bits) ( Note 7 )
1998 July 30
18
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
8
TDA5360
Measurement Register M4...M0 = 5 bits for Rmr/Temperature digitazation (read back only bits) RANGE1,RANGE0 = 2bits to define which measurement to be done (0,0) RMR measurement for 15 < Rmr < 46 Rmr = 698 / (15.5 + M0 + 2*M1 + 4*M2 + 8*M3 + 16*M4) RMR measurement for 40 < Rmr < 90 Rmr = 2094 / ( 21 + M0 + 2*M1 + 4*M2 + 8*M3 + 16*M4 )
(0,1) and (1,0) :
(1,1) = Temperature measurement Temp = 473K - 4.6K * (M0 + 2*M1 + 4*M2 + 8*M3 + 16*M4) DIGON = is set HIGH to launch a digitazation ( Note 8 )
9
Operating mode Register
SIOLVL = level of SDATA when reading back a register if LOW, 3.3V compatible. if HIGH, 5.0V compatible. RSTDMY = define functionality of DRN pin ( Note 9a) MODE1,MODE0 = 2 power management control bits. (0,0) Sleep Mode (0,1) Standby Mode (1,0) Active Mode or STW one head (1,1) Test Mode or STW two heads (Note 9b)
11
Thermal Asperity Compression
ENFST = when TAC is enable, this bit defines BFAST functionality ( Note 11a) TAU = Low Pole Frequency time constant of the TAC LOW = 700 ns HIGH = 70 ns TACT2,TACT1,TACT0 = 3 bits to determine the TAC threshold (0,0,0) = 4.00 mV (0,0,1) = 2.97 mV (0,1,0) = 2.21 mV (0,1,1) = 1.64 mV (1,0,0) = 1.22 mV (1,0,1) = 0.91 mV (1,1,0) = 0.67 mV (1,1,1) = 0.50 mV ( Note 11b )
1998 July 30
19
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
Note 0 : MDS (Multiple Device Selected) detector :
TDA5360
When several preamps are connected in parallel, this function allows the user detection of wrong adressing withing the preamps. When SELT is high, the selected preamp pull a precise current on FLT pin. If only one preamp has reacted, SELF is LOW. If more than one preamp has reacted, the voltage on FLT pin is lower than a reference voltage and thus SELF is HIGH. Note 1a : The Write path can be controled by either a voltage or a current input signal. The signal polarity is non inverted from WDP - WDN input to WPx - WNx output Voltage mode : Current mode : WDP-WDN > 0 => WPx-WNx > 0 (current flowing externally from WPx to WNx) current has to be pulled from WDP and WDN pins. The positive side for signal, is the one where the least current is pulled The negative side for signal, is the one where the most current is pulled most current pulled from WDN => current flowing externally from WPx to WNx)
Note 1b : BFCTL define BFAST functionality : BFCTL LOW LOW HIGH HIGH BFAST LOW HIGH LOW HIGH Function IMR generator ON (Reader ON) during write IMR generator OFF (Reader OFF) during write Normal Reader PassBand Low Frequency corner increased to 8 MHz
See ENFST bit in Reg. 11 for restrictions of BFAST functionality Note 3 : For differentiator only (GAIN0 = GAIN1 = 1), the midrange setting ( HFZ3 = 1, HFZ0 = HFZ1 = HFZ2 = 0 ) have a gain of 44dB at 100 Mhz. i.e. gain (@100 Mhz)= 80 +10 * (HFZ0 + 2*HFZ1 + 4*HFZ2 + 8*HFZ3) For gain plus differentiator (other GAIN0, GAIN1 programmation) the midrange setting (HFZ3=1, HFZ0,1,2=0) create a zero at 300 Mhz independent of the gain bits. HF Zero @ f = 2400 MHz / (HFZ0 +2*HFZ1 + 4*HFZ2 +8*HFZ3) i.e. gain = 150 + 75 * ( GAIN0 + 2*GAIN1 - 5*GAIN0*GAIN1)
Note 4 : In order to increase performance for high data rate, 3 bits are available to tune the write current waveform. WCP2 : this bit is used to add a capacitive boost during a transition of the write current. WCP1,WCP0 : these bits are used to increase the internal swing on the write data signal. when IW4 is HIGH ( Iwr > 30.8 mA), some capacitive compensation is also activated in the write driver. Note 5 : The threshold range of the TAD can be shifted up by 50% by setting TRANGE HIGH. In that case the steps are still 177uV, but the range is shifted from ( 0.390mV-5.877mV ) to ( 3.560mV-9.047mV ) The relation between the threshold of the TAD programmed in Reg. 05 and the real threshold is a function of the input impedance of the reader and the low corner frequency of the reader.
1998 July 30
20
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
TDA5360
Formula to link real TAD threshold with LF pole of the reader and programmed input impedance :
0.85 Vth = Vthprog x --------------------------------------------------------fLFP 2 1 + ---------------------- ( K x fTA ) K x -----------------------------------------2 fLFP 1 + ----------- fTA
where : and : fLFP is the low frequency pole of the read amplifer (1 to 4 MHz, programmable via Reg. 03) fTA is the frequency of the principal harmonic of the TA signal.
RINnom K = ---------------------------------------RINnom + RMR
where :
RINnom is the input impedance of the reader in mid-band (programmable via Reg. 01)
For RINnom = 18, RMR = 66, fTA = 2MHz, Tj = 70oC, we have K = 0.214 and so, Vth( fLFP = 1MHz) = Vthprog * 1.747 Vth( fLFP = 4MHz) = Vthprog * 0.945
Note 7: FAULT code protocol. When a fault occurs, the FAULT pin is set LOW (if read mode) or HIGH (if write mode) and a 4 bits code is available in Reg. 07 (See Section 10.2 for details). The FAULT pin is flagged as long as the error remains present. When the error condition is removed, the FAULT pin toggles to a non-error state, but the 4 bits code still remains present in Reg. 07 To Reset the FAULT code, the user should reprogramm Reg. 09. Some fault detections can be inhibited via FLT2,1,0 bits. If an action is linked to the inhibited detection (for example inhibiting the write current when a low power supply condition occurs), then the action is still taken, but no fault code and no FAULT pin toggling occurs. Note 8 : RMR and Temperature Digitizer - RMR digitizer This measurement can only be done in Read mode, with the head to be measured selected. the Digitazation is launched when DIGON toggles from LOW to HIGH, after a maximum of TBD us, a 5 bits code is available in Reg. 08. The 5 bits code will only be reseted by DIGON toggling from HIGH to LOW. 1998 July 30 21
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
- Temperature digitizer This measurement can be done either in Active Read mode or in Active Write mode.
TDA5360
Note 9a : RSTDMY define DRN pin functionality RSTDMY LOW LOW HIGH HIGH DRN LOW HIGH LOW HIGH No effect No effect Dummy Head selected in read mode Function Serial Interface register reset
Note 9b : MODE1,MODE0 power management control bits A2 A1 Mode1 Mode0 STWN 0 0 1 1 1 1 x 0 1 0 0 1 1 x x x 1 0 1 0 1 Sleep Standby Active Read or Write Active STW with one head Test mode Active STW with 2 heads in write mode Forbidden : no change in register
CS1 CS0 CS1 CS0 CS1 CS0 1 1 1 1 1 1 CS1 CS0
- Test mode is a state where both Reader and Writer are ON when R/W pin is LOW : in write mode, reader signal is present at RDP-RDN output pins. - (A2=A1=1 and STWN=0) is a broadcast mode condition, where all the preamps will treat the data arriving on SDATA line. - In order to get two write head selected, Head Hx should be programmed in Reg. 00 (x = 0 to 5). In that case Head Hx and Head H(x+6) will be selected in STW (Servo Track Write) 2 heads.
Note 11a : ENFST define BFAST pin functionality when Thermal Asperity Compression is ON ENFST LOW HIGH BFAST functionality inhibit BFAST control of the passband enable BFAST control of the passband
Note 11b : Thermal Asperity Compression ( TAC ) functionality When a thermal asperity occurs at the reader input, the reader output signal get superposed with an amplified signal corresponding, to a certain extent, to the thermal asperity. 1998 July 30 22
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
TDA5360
The aim of the TAC is to limit the amplitude and the duration of the perturbation seen at the reader output. Because thermal asperity amplitude is not constant, the TAC need some threshold programmation to define the sharpness of the response. note that reducing the TAC threshold also impact the Low corner frequency value of the read amplifier.
1998 July 30
23
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
11 SERIAL INTERFACE TIMING
t > 5ns
TDA5360
READ
t > 5ns
1.5 Tclk 2 Tclk 1 Tclk
SEN
SCLK
SDATA
a0=1
a1
a2
a3 a4 Address
a5
a6
a7
d0
d1
d2
d3
d4
d5
d6
d7
Data
When Fclk > 20 MHz and a register reading is performed, it is necessary to extend the clock period as above When Fclk < 20 MHz, this is not necessary
WRITE
1 Tclk 0.5 Tclk
SEN
SCLK
SDATA a0=0 a1 a2 a3 a4 Address a5 a6 a7 d0 d1 d2 d3 d4 d5 d5 d7
Data
0...Reg.00H
1998 July 30
24
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
TDA5360
t_sen_sen
SEN
tr trsen_sclk tclkperiod tf_sclk_sen
tf
SCLK tclkwidth
tr
tsetup
thold tclklow
SDATA
SEN timing tr_sen_sclk tf_sclk_sen tr,tf t_sen_sen SCLK timing frequency tr , tf tclklow tclkwidth SDATA timing tsetup thold
Description 90% of SEN to 10% of SCLK last SCLK to 90% of SEN rise/fall time 10%-90% delay between 2 SEN
Min 5 5
Nom
Max
Unit ns ns
2 75
Tclk/4 ns ns 40 MHz ns ns Tclk/2 ns Tclk/2 ns
rise/fall time 10%-90% 10% of SEN to CLK state change 5(*) TBD data setup time before 10% of SCLK data hold time after 90% of SCLK 5 5
2
Tclk/4 ns
(*) either positive or negative, but ABS (tclklow) > 5ns
1998 July 30
25
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
12 ELECTRICAL PARAMETERS
TDA5360
12.1 DC Characteristics Unless otherwise specified, recommended operating conditions apply CS0=CS1=LOW, DRN=HIGH, BFAST=LOW, STWn=HIGH, RIN=18 Ohm, LFP = 1MHz, Imr = 8mA, Rmr = 66 Ohm Iwr = 30.8mA. SYMBOL PARAMETER CONDITIONS Read Mode, I I CC VCC Supply Current Write Mode, I MR = 8mA = 30.8 mA MIN 65 100 200 200 -20 -150 -200 -200 MR = 8mA 365 800 0 2.4 TYP 75 130 1400 700 -12 -80 -5 -5 435 1050 MAX 85 175 2500 2000 -8 -60 0 0 525 1625 0.8 5 50 -160 50 80 I OL = 4mA 3.6 2.4 0.4 Vcc 3.6 50 0.4 Vcc 0 -1 1.5 UNIT mA mA uA uA mA mA uA uA mW mW V V uA uA uA uA V V V uA V V mA V mA V
WR
Standby Mode Sleep Mode Read Mode, IMR = 8mA IEE VEE Supply Current Write Mode, IWR = 30.8 mA Standby Mode Sleep Mode Power Dissipation Pw VIL V IH IIL IIH VOL VOH IOH VOL (TJ=105C) Input Low Voltage Input High Voltage Input Low Current VIL = 0.8 V Input High Current VIH = 2.4V Output Low voltage Output High voltage Output High Current Output Low Voltage High level WDP and WDN Low level WDP and WDN |WDP-WDN| PECL swing Read Mode, I
Write Mode IWR = 30.8 mA TTL TTL PECL TTL PECL TTL SDATA SDATA SDATA FLT FLT
5V mode 3.3V mode
VOH = 5.0V IOL = 4mA -0.25 2.4 -4 0.4
PECL (Note 1) Current mode (Note2) PECL (Note 1) Current mode (Note 2) Voltage mode selected peak to peak (Note 1)
1998 July 30
26
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
Voltage compliance for WDP and WDN in current mode V CCTL V EETL 12.2 V CC EE Fault Threshold Fault Threshold CMM of the inputs in current mode Hysteresis=100mV +/- 10% Hysteresis=100mV +/- 10% 1.5 3.80 -4.20 4.00 -4.00
TDA5360
Vcc -1.7 4.20 -3.80
V V V
V
Read Characteristics PARAMETER MR Current Range MR Power Range CONDITIONS SAL GMR SAL GMR (Note 3) 3Unless otherwise specified, recommended operating conditions apply. SYMBOL I MR Pwr
MR Power Tolerance MR Bias Current Overshoot RMR Digitizer Accuracy VRext AVd Rext Reference Voltage Differential Voltage Gain
48
50
52
dB
fHR
Passband Upper -3dB Frequency Passband Lower -3dB Frequency
RMR = 66;LMR=30nH - 3dB. Without boost. RMR = 66; LMR = 30nH; LPF0=0 LPF1=1 R = 66; I =8mA MR MR 10 MHz225 3
MHz MHz
fLR
IRNV
Input referenced noise voltage (including MR bias current noise, excluding Rmr noise) MR bias current noise
0.8
nV/ /sqrt Hz pA/ sqrt/ Hz dB MHz MHz
I =8mA 10 MHz8 5.7 1.7 350 3
NF
Noise figure HF noise +3dB frequency LF noise +3dB frequency
1998 July 30
27
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
C R IN IN Differential Input Capacitance Differential Input Resistance Dynamic Range RIN0=0, RIN1=1 AC input where AVd falls to 90% of its value at@f = 20MHz I = 8mA, R = 66, MR MR 10 Mhz < f < 200 Mhz 1 Mhz < f < 10 Mhz f < 100 KHz, GMR=0, 1mV input signal 300mVP-P on VCC or VEE, IMR = 8mA, RMR =66, 10 Mhz < f < 200 Mhz 1 Mhz < f < 10 Mhz f < 100 KHz, GMR=0 Unselected Channels: V = 1mV IN PP 1 < f < 200 MHz IMR=8mA, RMR=66, GAIN0=GAIN1=0, GMR=0 2.45 17.5 50 18
TDA5360
10
pF Ohm
DR
TBD
mV PP 20 40 60 dB
CMR
Common Mode Rejection
PSR
Power Supply Rejection from a signal on VCC, VEE or any logic pin, to RDP, RDN
20 40 60
dB
CS
Channel Separation
dB
VOS VOCM RSEO I O
Output Offset Voltage Common Mode Output Voltage Single-Ended Output Resistance Output Current
100
mV V Ohm
AC Coupled Load, RDP to RDN RVORI = HIGH RVORI = LOW From any point to GND First 10 harmonics Extended contact Maximum Peak Discharge for <20ns C =300pF,R =10M DISK DISK VOCM (READ) (WRITE) VOCM
TBD 4 -500 +500 0.5 100 20
mA mV % uA mA
MR head potential THD I DISK Total Harmonic Distortion MR Head-to-Disc Contact Current
DVOCM
Common Mode Output Voltage Change TA Detection Response Time
100
mV
TA occurred to FLT active
20
40
nS
1998 July 30
28
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
TDA5360
12.3
Write Charateristics
Unless otherwise specified, recommended operating conditions apply, IW=50mA, LH=75nH, RH = 10, fDATA=5MHz, Ambient temperature.
SYMBOL IWR IWR / IWR
PARAMETERS Write Current Range Write Current Tolerance Differential Head Voltage Swing
CONDITIONS
MIN 10 -7
TYP 30.8
MAX 50.3 7
UNIT mAPK % V PP
Iwr = 50mA I = 50mA W FLT = Low
TBD
16 1
IUH fDATA RO
Unselected Head Current Glitch Write Data Frequency for Safe Condition Differential Output Resistance Differential Output Capacitance Asymmetry (A = |tr-tf| ) SYM Rise/Fall Time (-0.8 * IWR => +0.8 * IWR) Write Current Settling Time
mA
PK
1 30 60
MHz Ohm
CO A SYM tr , tf T
6 Write Data has 50% duty cycle & 0.5ns rise/fall time, load=short 10-90%; IW = 50mA LH=75nH, RH=10 I = 50mA, WR LH=75nH, RH=10 I = 50mA, W LH = 75 nH, RH = 10 WCP0,1,2 = 000 20 2.5 0.1
pF ns
0.84
ns
WSET
ns
W
COV
Write Current Overshoot
%
1998 July 30
29
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
12.4 Switching Characteristics PARAMETER SI t RW Serial Interface timing R/WN to Write Mode SEN to Write Mode t WR R/WN to Read Mode CONDITIONS (Note 6) To 90% of write current To 90% of write current Reader outputs loaded with highpass single ended filters : R=165, C=270pF Writer output shorted (Note 7) Reader outputs loaded with highpass single ended filters : R=165, C=270pF Reader outputs loaded with highpass single ended filters : R=165, C=270pF To 10% write current 50% WDP to 50% FLT when a low frequency condition occurs. 50% WDP to 50% FLT From 50% of WDP to 50% of write current, load=short = 8mA, R =66 MR MR (Note 8) I 20 5 1 175 MIN TYP
TDA5360
Unless otherwise specified, recommended operating conditions apply MAX UNIT
50 50
ns ns ns
tCS
CS to Read Mode
1
us
tHS
Head Switching
1
us
tRI tD1
CS to Unselect Safe to Unsafe
50 1
ns us
tD2 t D3 T RSET
Unsafe to Safe Head Current Propagation Delay MR Bias Current Settling Time
ns ns us
Notes: 1. The differential peak to peak voltage swing could be from 0.4V to 1.5V and the common mode should be such that for any of the two states the maximum High shall be less than Vcc and the minimum LOW shall be more than 2.4V. 2. In current mode, a ratio of at least 5 sould exist between the HIGH and LOW level currents. 3. Whatever constant power is programmed, the value of the Imr current can not exceed the limits given in the constant current mode. 4. The input referred noise voltage, excluding the noise of the MR resistor iis defined as follows :
2 vn = vnout - 4 x k x T x RMR -------------- Av
2
1998 July 30
30
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
5. The noise figure is defined as :
TDA5360
NF[dB] = 10xlog[(Vnout/Av)2 / (4kTxRMR)]
where Av is the gain and Vnout is the noise voltage at the output of the amplifier 6. See Section 11 for Serial Interface timing diagrams 7. This tWR is defined for a specific load on RDP,RDN reader outputs :
RDP RMR Av 270pF
RDPch 330 Ohm
RDN 270pF
RDNch
tWR is the time between R/Wn going HIGH and the time when : AND 90% of the signal envelop is present at RDPch-RDNch the differential DC decaying at RDPch-RDNch is below 10mV :
RDPch-RDNch
10mV
R/Wn
tWR
Changing the load of the preamp will change tWR according to the new RC time constant. 8. When changing MR bias current, from SEN to 90% of IMR bias current.
1998 July 30
31
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
13 LIMITING VALUES / RECOMMENDED OPERATION CONDITIONS In accordance with the Absolute Maximum System (IEC 134) SYMBOL VCC VEE VIH VIL Vi(dif)(p-p) PARAMETER Positive Supply voltage range Negative Supply voltage range High level CMOS input voltage Low level CMOS input voltage Differential Peak to Peak input voltage High level PECL input voltage Low level PECL input voltage Imode (Writer input) Differential Peak to Peak input current High level input current Low level input current Tamb Tj RMR Ll(tot) Rl(tot) VMR Vsig(dif)(p-p) Lwh Rwh Cwh Rext Ambient temperature Junction temperature when reading when writing MR element resistance Total lead inductance to the head in each lead 46 66 17 0 2.4 0.4 -1.4 note1 note 2 CONDITIONS MIN. 4.5 -4.5 2.4 0 0.4 0.7 3.2 2.8 0.8 -1.2 -0.4 55 70 -0.1 70 110 130 86 1.0 TYP 5.0 - 5.0
TDA5360
MAX. 5.5 -5.5 VCC 0.8 1.5 VCC V V V V V V V
UNIT
(Writer input)
mA mA mA C C Ohm nH
Total lead resistance to the in each lead head Voltage accross MR element (RPx-RNx) MR head input signal peak to peak voltage Write Head inductance differential including lead
-
1.5
Ohm
1 0.4 1 75 3
V mVpp nH
Write Head resistance
including lead
-
10
Ohm
Write head capacitance
including lead
-
TBD
pF k
Reference resistor
Iref=Vref/Rext
9.9
10
10.1
1998 July 30
32
Philips Semiconductors
Objective Specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
Notes
TDA5360
1. A supply by-pass capacitor from VCC to ground or a low pass filter may be used to optimize the PSRR. 2. A supply by-pass capacitor from VEE to ground or a low pass filter may be used to optimize the PSRR 14 ABSOLUTE MAXIMUM RATINGS SYMBOL VCC VEE VIN Vn1 Positive supply voltage Negative supply voltage Digital input voltage Voltage on all pins except VCC, read inputs RPx, RNx, write outputs WPx, WNx (x=0 to 11) and the ones mentionned in this table but not higher than Vn2 Vn3 Tstg Tj Voltage on write driver outputs WPx, WNx but not larger than Read inputs RPx, RNx IC Storage temperature range Junction temperature range VEE VEE-0.5 -1 -65 PARAMETER MIN. -0.5 -6.0 -0.5 -0.5 6.0 0.5 VCC+0.3V 5.5 MAX. V V V V UNIT
VCC+0.5 VCC VCC+0.5 1 150 150
V V V V C C
1998 July 30
33
Philips Semiconductors
Objective specification, Revision 2.2
Pre-Amplifier for Hard Disk Drive with MR-Read / Inductive Write Heads
TDA5360
Data sheet status
Data sheet status Objective specification Preliminary specification Product specification Product status Development Qualification Definition [1] This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.
Production
[1] Please consult the most recently issued datasheet before initiating or completing a design.
Definitions
Short-form specification -- The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition -- Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information -- Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.
Disclaimers
Life support -- These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes -- Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088-3409 Telephone 800-234-7381 (c) Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A. Date of release: 09-98 Document order number: 9397 750 04468
Philips Semiconductors


▲Up To Search▲   

 
Price & Availability of TDA5360UK

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X